Quad 150 MHz Rail-to-Rail Amplifier

## FEATURES

Single AD8041 and Dual AD8042 Also Available
Fully Specified at +3 V, +5 V , and $\pm 5$ V Supplies Output Swings to Within 25 mV of Either Rail Input Voltage Range Extends 200 mV Below Ground
No Phase Reversal with Inputs 1 V Beyond Supplies
Low Power of 2.75 mA/Amplifier
High Speed and Fast Settling on +5 V
$150 \mathrm{MHz}-3 \mathrm{~dB}$ Bandwidth ( $\mathrm{G}=+1$ )
170 V/ $\mu \mathrm{s}$ Slew Rate
40 ns Settling Time to $0.1 \%$
Good Video Specifications ( $\mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{G}=+2$ )
Gain Flatness of 0.1 dB to 12 MHz
0.06\% Differential Gain Error
$0.15^{\circ}$ Differential Phase Error
Low Distortion
-68 dBc Total Harmonic @ 5 MHz
Outstanding Load Drive Capability
Drives 30 mA 0.5 V from Supply Rails
APPLICATIONS
Active Filters
Video Switchers
Distribution Amplifiers
A/D Driver
Professional Cameras
CCD Imaging Systems
Ultrasound Equipment (Multichannel)

## PRODUCT DESCRIPTION

The AD8044 is a quad, low power, voltage feedback, high speed amplifier designed to operate on $+3 \mathrm{~V},+5 \mathrm{~V}$, or $\pm 5 \mathrm{~V}$ supplies. It has true single-supply capability with an input voltage range extending 200 mV below the negative rail and within 1 V of the positive rail.


Figure 1. Output Swing: Gain $=-1, R_{L}=2 k \Omega$
REV. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## CONNECTION DIAGRAM

14-Lead Plastic DIP and SOIC


The output voltage swing extends to within 25 mV of each rail, providing the maximum output dynamic range. Additionally, it features gain flatness of 0.1 dB to 12 MHz , while offering differential gain and phase error of $0.04 \%$ and $0.22^{\circ}$ on a single +5 V supply. This makes the AD8044 useful for video electronics, such as cameras, video switchers, or any high speed portable equipment. The AD8044's low distortion and fast settling make it ideal for active filter applications.
The AD8044 offers low power supply current of 13.1 mA max and can run on a single +3.3 V power supply. These features are ideally suited for portable and battery-powered applications where size and power are critical.
The wide bandwidth of 150 MHz , along with $170 \mathrm{~V} / \mathrm{\mu s}$ of slew rate on a single +5 V supply, make the AD8044 useful in many general-purpose, high speed applications where dual power supplies of up to $\pm 6 \mathrm{~V}$ and single supplies from +3 V to +12 V are needed. The AD8044 is available in 14-lead PDIP and SOIC.


Figure 2. Frequency Response: Gain $=+1, V_{S}=+5 \mathrm{~V}$

## AD8044* Product Page Quick Links

Last Content Update: 11/01/2016

## Comparable Parts $\square$

View a parametric search of comparable parts

## Evaluation Kits

- AD8044 Evaluation Board


## Documentation

## Application Notes

- AN-402: Replacing Output Clamping Op Amps with Input Clamping Amps
- AN-414: Low Cost, Low Power Devices for HDSL Applications
- AN-417: Fast Rail-to-Rail Operational Amplifiers Ease Design Constraints in Low Voltage High Speed Systems
- AN-581: Biasing and Decoupling Op Amps in Single Supply Applications
Data Sheet
- AD8044: Quad 150 MHz Rail-to-Rail Amplifier Data Sheet


## User Guides

- UG-111: Universal Evaluation Board for Quad, High Speed Op Amps Offered in 14-Lead SOIC Packages


## Tools and Simulations

- Analog Filter Wizard
- Analog Photodiode Wizard
- Power Dissipation vs Die Temp
- VRMS/dBm/dBu/dBV calculators
- AD8044 SPICE Macro-Model


## Reference Materials $\square$

Product Selection Guide

- High Speed Amplifiers Selection Table

Tutorials

- MT-032: Ideal Voltage Feedback (VFB) Op Amp
- MT-033: Voltage Feedback Op Amp Gain and Bandwidth
- MT-047: Op Amp Noise
- MT-048: Op Amp Noise Relationships: 1/f Noise, RMS Noise, and Equivalent Noise Bandwidth
- MT-049: Op Amp Total Output Noise Calculations for Single-Pole System
- MT-050: Op Amp Total Output Noise Calculations for Second-Order System
- MT-052: Op Amp Noise Figure: Don't Be Misled
- MT-053: Op Amp Distortion: HD, THD, THD + N, IMD, SFDR, MTPR
- MT-056: High Speed Voltage Feedback Op Amps
- MT-058: Effects of Feedback Capacitance on VFB and CFB Op Amps
- MT-059: Compensating for the Effects of Input Capacitance on VFB and CFB Op Amps Used in Current-to-Voltage Converters
- MT-060: Choosing Between Voltage Feedback and Current Feedback Op Amps


## Design Resources

- AD8044 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

Discussions $\square$
View all AD8044 EngineerZone Discussions

## Sample and Buy

Visit the product page to see pricing options

## Technical Support ${ }^{\square}$

Submit a technical question or find your regional support number

[^0](@ $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 2.5 V , unless otherwise noted.)

| Parameter | Conditions | AD8044A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth, $\mathrm{V}_{\mathrm{O}}<0.5 \mathrm{~V}$ p-p <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to $1 \%$ <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{~V} \text { Step } \\ & \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \end{aligned}$ | 80 $140$ | $\begin{aligned} & 150 \\ & 12 \\ & 170 \\ & 26 \\ & 30 \\ & 40 \end{aligned}$ |  | MHz <br> MHz <br> V/us <br> MHz <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error (NTSC) <br> Differential Phase Error (NTSC) <br> Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{G}=+2 \end{aligned}$ |  | $\begin{aligned} & -68 \\ & 16 \\ & 850 \\ & 0.04 \\ & 0.22 \\ & -60 \end{aligned}$ |  | dB <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ <br> \% <br> Degrees <br> dB |
| DC PERFORMANCE <br> Input Offset Voltage <br> Offset Drift Input Bias Current <br> Input Offset Current Open-Loop Gain | $\begin{aligned} & \mathrm{T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{~T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{~T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | $82$ | $\begin{aligned} & 1.0 \\ & 8 \\ & 2 \\ & 0.2 \\ & 94 \\ & 88 \end{aligned}$ | $\begin{aligned} & 6 \\ & 8 \\ & 4.5 \\ & 4.5 \\ & 1.2 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to 3.5 V | 80 | $\begin{aligned} & 225 \\ & 1.6 \\ & -0.2 \text { to } 4 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Short Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }}-\mathrm{T}_{\mathrm{MAX}}, \mathrm{~V}_{\text {OuT }}=0.5 \mathrm{~V} \text { to } 4.5 \mathrm{~V} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+2 \end{aligned}$ | $\begin{aligned} & 0.25 \text { to } 4.75 \\ & 0.55 \text { to } 4.4 \end{aligned}$ | $\begin{aligned} & 0.03 \text { to } 4.975 \\ & 0.075 \text { to } 4.91 \\ & 0.25 \text { to } 4.65 \\ & 30 \\ & 45 \\ & 85 \\ & 40 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=0,+5 \mathrm{~V}, \pm 1 \mathrm{~V}$ | $70$ | $\begin{aligned} & 11 \\ & 80 \end{aligned}$ | $\begin{aligned} & 12 \\ & 13.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

Specifications subject to change without notice.

|  |  | AD8044A |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Conditions | Min | Typ | Max | Units |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth, $\mathrm{V}_{\mathrm{O}}<0.5 \mathrm{~V}$ p-p <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to $1 \%$ <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \\ & \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \end{aligned}$ | $80$ $110$ | $\begin{aligned} & 135 \\ & 10 \\ & 150 \\ & 22 \\ & 35 \\ & 55 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> MHz <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error (NTSC) <br> Differential Phase Error (NTSC) <br> Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}-\mathrm{p}, \mathrm{G}=-1, \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 1.5 \mathrm{~V} \text {, Input } \mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 1.5 \mathrm{~V} \text {, Input } \mathrm{V}_{\mathrm{CM}}=0.5 \mathrm{~V} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{G}=+2 \end{aligned}$ |  | $\begin{aligned} & -48 \\ & 16 \\ & 600 \\ & 0.13 \\ & 0.3 \\ & -60 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{nV} / \sqrt{\mathrm{Hz}} \\ & \mathrm{fA} / \sqrt{\mathrm{Hz}} \\ & \% \\ & \text { Degrees } \\ & \mathrm{dB} \end{aligned}$ |
| DC PERFORMANCE <br> Input Offset Voltage <br> Offset Drift <br> Input Bias Current <br> Input Offset Current <br> Open-Loop Gain | $\begin{aligned} & \mathrm{T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{~T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{~T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | $80$ | $\begin{aligned} & 1.5 \\ & 8 \\ & 2 \\ & \\ & 0.2 \\ & 92 \\ & 88 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 7.5 \\ & 4.5 \\ & 4.5 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to 1.5 V | $76$ | $\begin{aligned} & 225 \\ & 1.6 \\ & -0.2 \text { to } 2 \\ & 90 \end{aligned}$ |  | $\mathrm{k} \Omega$ <br> pF <br> V <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Short Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }}-\mathrm{T}_{\mathrm{MAX}}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+2 \end{aligned}$ | $\begin{aligned} & 0.17 \text { to } 2.82 \\ & 0.35 \text { to } 2.55 \end{aligned}$ | $\begin{aligned} & 0.025 \text { to } 2.98 \\ & 0.06 \text { to } 2.93 \\ & 0.15 \text { to } 2.75 \\ & 25 \\ & 30 \\ & 50 \\ & 35 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=0,+3 \mathrm{~V},+0.5 \mathrm{~V}$ | $\begin{gathered} 3 \\ 70 \end{gathered}$ | $\begin{aligned} & 10.5 \\ & 80 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ |

Specifications subject to change without notice.

| Parameter | Conditions | AD8044A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth, $\mathrm{V}_{\mathrm{O}}<0.5 \mathrm{~V} p-\mathrm{p}$ <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to $0.1 \%$ <br> Settling Time to $0.01 \%$ | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=8 \mathrm{~V} \text { Step } \\ & \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \end{aligned}$ | $\begin{aligned} & 85 \\ & 150 \end{aligned}$ | $\begin{aligned} & 160 \\ & 15 \\ & 190 \\ & 29 \\ & 30 \\ & 40 \end{aligned}$ |  | MHz <br> MHz <br> V/us <br> MHz <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error (NTSC) <br> Differential Phase Error (NTSC) <br> Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=+2 \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{G}=+2 \end{aligned}$ |  | $\begin{aligned} & -72 \\ & 16 \\ & 900 \\ & 0.06 \\ & 0.15 \\ & -60 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{nV} / \sqrt{\mathrm{Hz}} \\ & \mathrm{fA} / \sqrt{\mathrm{Hz}} \\ & \% \\ & \text { Degrees } \\ & \mathrm{dB} \end{aligned}$ |
| DC PERFORMANCE <br> Input Offset Voltage <br> Offset Drift <br> Input Bias Current <br> Input Offset Current Open-Loop Gain | $\begin{aligned} & \mathrm{T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{~T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{~T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | 82 | $\begin{aligned} & 1.4 \\ & 10 \\ & 2 \\ & 0.2 \\ & 96 \\ & 92 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 9 \\ & 4.5 \\ & 4.5 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=-5 \mathrm{~V}$ to 3.5 V | 76 | $\begin{aligned} & 225 \\ & 1.6 \\ & -5.2 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Short Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{~T}_{\text {MIN }}-\mathrm{T}_{\text {MAX }}, \mathrm{V}_{\text {OUT }}=-4.5 \mathrm{~V} \text { to }+4.5 \mathrm{~V} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+2 \end{aligned}$ | $-4.6 \text { to }+4.6$ | $\begin{aligned} & -4.97 \\ & -4.85 \\ & -4.5 \text { t } \\ & 30 \\ & 60 \\ & 100 \\ & 40 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=-5,+5 \mathrm{~V}, \pm 1 \mathrm{~V}$ | $\begin{aligned} & 3 \\ & 70 \end{aligned}$ | $\begin{aligned} & 11.5 \\ & 80 \end{aligned}$ | $\begin{aligned} & 12 \\ & 13.6 \end{aligned}$ | V <br> mA <br> dB |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$



## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8044 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately $+150^{\circ} \mathrm{C}$. Exceeding this limit temporarily may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of $+175^{\circ} \mathrm{C}$ for an extended period can result in device failure.

While the AD8044 is internally short-circuit protected, this may not be sufficient to guarantee that the maximum junction temperature $\left(+150^{\circ} \mathrm{C}\right)$ is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves.


Figure 3. Maximum Power Dissipation vs. Temperature

ORDERING GUIDE

| Model | Temperature <br> Range | Package <br> Description | Package <br> Option |
| :--- | :--- | :--- | :--- |
| AD8044AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead PDIP | $\mathrm{N}-14$ |
| AD8044AR-14 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC | $\mathrm{R}-14$ |
| AD8044AR-14-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC 13" REEL | $\mathrm{R}-14$ |
| AD8044AR-14-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC 7" REEL | $\mathrm{R}-14$ |
| AD8044ARZ-14* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead Plastic SOIC | $\mathrm{R}-14$ |
| AD8044ARZ-14-REEL* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC 13" REEL | $\mathrm{R}-14$ |
| AD8044ARZ-14-REEL7* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead SOIC 7" REEL | $\mathrm{R}-14$ |

* $\mathrm{Z}=\mathrm{Pb}$ free part


## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8016 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Figure 4. Typical Distribution of $V_{O S}$


Figure 5. Vos Drift Over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$


Figure 6. $I_{B}$ vs. Temperature


Figure 7. Open-Loop Gain vs. $R_{L}$ to +2.5 V


Figure 8. Open-Loop Gain vs. Temperature


Figure 9. Open-Loop Gain vs. Output Voltage


Figure 10. Input Voltage Noise vs. Frequency


Figure 11. Total Harmonic Distortion


Figure 12. Worst Harmonic vs. Output Voltage


Figure 13. Differential Gain and Phase Errors


Figure 14. 0.1 dB Gain Flatness


Figure 15. Open-Loop Gain and Phase Margin vs. Frequency


Figure 16. Closed-Loop Frequency Response vs. Temperature


Figure 17. Closed-Loop Frequency Response vs. Supply


Figure 18. Output Resistance vs. Frequency


Figure 19. Settling Time vs. Input Step


Figure 20. CMRR vs. Frequency


Figure 21. Output Saturation Voltage vs. Load Current


Figure 22. Supply Current vs. Temperature


Figure 23. PSRR vs. Frequency


Figure 24. Output Voltage Swing vs. Frequency


Figure 25. \% Overshoot vs. Capacitive Load


Figure 26. Frequency Response vs. Closed-Loop Gain


Figure 27. Crosstalk (Output to Output) vs. Frequency


Figure 28a. Output Swing vs. Load Reference Voltage, $V_{S}=+5 V, G=-1$


Figure 28b. Output Swing vs. Load Reference Voltage, $V_{S}=+5 V, G=-1$


Figure 29. One Volt Step Response, $V_{S}=+5 V, G=+2$


Figure 30. 100 mV Step Response, $V_{S}=+5 \mathrm{~V}, \mathrm{G}=+1$


Figure 31. Output Swing, $V_{S}=+3 V$


Figure 32. Step Response, $G=+1, V_{I N}=100 \mathrm{mV}$

## Overdrive Recovery

Overdrive of an amplifier occurs when the output and/or input range are exceeded. The amplifier must recover from this overdrive condition. As shown in Figure 33, the AD8044 recovers within 50 ns from negative overdrive and within 25 ns from positive overdrive.


Figure 33. Overdrive Recovery, VS +5 V, $V_{I N}=4 V$ Step

## Circuit Description

The AD8044 is fabricated on Analog Devices' proprietary eXtra-Fast Complementary Bipolar (XFCB) process which enables the construction of PNP and NPN transistors with similar $\mathrm{f}_{\mathrm{T}}$ in the $2 \mathrm{GHz}-4 \mathrm{GHz}$ region. The process is dielectrically isolated to eliminate the parasitic and latch-up problems caused by junction isolation. These features allow the construction of high frequency, low distortion amplifiers with low supply currents. This design uses a differential output input stage to maximize bandwidth and headroom (see Figure 34). The smaller signal swings required on the first stage outputs (nodes S1P, S1N) reduce the effect of nonlinear currents due to junction capacitances and improve the distortion performance. With this design harmonic distortion of better than -85 dB (a) 1 MHz into $100 \Omega$ with $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p $($ Gain $=+2)$ on a single 5 volt supply is achieved.
The AD8044's rail-to-rail output range is provided by a complementary common-emitter output stage. High output drive capability is provided by injecting all output stage predriver currents directly into the bases of the output devices Q8 and Q36. Biasing of Q8 and Q36 is accomplished by I8 and I5, along with a common-mode feedback loop (not shown). This circuit topology allows the AD8044 to drive 50 mA of output current with the outputs within 0.5 V of the supply rails.

On the input side, the device can handle voltages from -0.2 V below the negative rail to within 1.2 V of the positive rail. Exceeding these values will not cause phase reversal; however, the input ESD devices will begin to conduct if the input voltages exceed the rails by greater than 0.5 V .

## Driving Capacitance Loads

The capacitive load drive of the AD8044 can be increased by adding a low valued resistor in series with the load. Figure 35 shows the effects of a series resistor on capacitive drive for varying voltage gains. As the closed-loop gain is increased, the larger phase margin allows for larger capacitive loads with less overshoot. Adding a series resistor with lower closed-loop gains accomplishes this same effect. For large capacitive loads, the frequency response of the amplifier will be dominated by the roll-off of the series resistor and capacitive load.


Figure 34. AD8044 Simplified Schematic


Figure 35. Capacitive Load Drive vs. Closed-Loop Gain

## APPLICATIONS

## RGB Buffer

The AD8044 can provide buffering of RGB signals that include ground while operating from a single +3 V or +5 V supply.
When driving two monitors from the same RGB video source it is necessary to provide an additional driver for one of the monitors to prevent the double termination situation that the second monitor presents. This has usually required a dual-supply op amp because the level of the input signal from the video driver goes all the way to ground during horizontal blanking. In singlesupply systems it can be a major inconvenience and expense to add an additional negative supply.
A single AD8044 can provide the necessary drive capability and yet does not require a negative supply in this application. Figure 36 is a schematic that uses three amplifiers out of a single AD8044 to provide buffering for a second monitor.
The source of the RGB signals is shown to be from a set of three current output DACs that are within a single-supply graphics IC. This is typically the situation in most PCs and workstations that may use either a standalone triple DAC or DACs that are integrated into a larger graphics chip.
During horizontal blanking, the current output from the DACs is turned off and the RGB outputs are pulled to ground by the termination resistors. If voltage sources were used for the RGB signals, then the termination resistors near the graphics IC would be in series and the rest of the circuit would remain the same. This is because a voltage source is an ac short circuit, so a series resistor is required to make the drive end of the line see $75 \Omega$ to ac ground. On the other hand, a current source has a very high output impedance, so a shunt resistor is required to make the drive end of the line see $75 \Omega$ to ground. In either case, the monitor terminates its end of the line with $75 \Omega$.
The circuit in Figure 36 shows minimum signal degradation when using a single-supply for the AD8044. The circuit performs equally well on either $\mathrm{a}+3 \mathrm{~V}$ or +5 V supply.


Figure 36. Single Supply RGB Video Driver
Figure 37 is an oscilloscope photo of the circuit in Figure 36 operating from $\mathrm{a}+3 \mathrm{~V}$ supply and driven by the Blue signal of a color bar pattern. Note that the input and output are at ground during the horizontal blanking interval. The RGB signals are specified to output a maximum of 700 mV peak. The output of the AD8044 is 1.4 V with the termination resistors providing a divide-by-two.


Figure 37. +3 V, RGB Buffer

## Active Filters

Active filters at higher frequencies require wider bandwidth op amps to work effectively. Excessive phase shift produced by lower frequency op amps can significantly impact active filter performance.
Figure 38 shows an example of a 2 MHz biquad bandwidth filter that uses three op amps of an AD8044 package. Such circuits are sometimes used in medical ultrasound systems to lower the noise bandwidth of the analog signal before $A / D$ conversion.


Figure 38. 2 MHz Biquad Band-pass Filter Using AD8044
The frequency response of the circuit is shown in Figure 39.


Figure 39. Frequency Response of 2 MHz Band-pass Biquad Filter

## Layout Considerations

The specified high speed performance of the AD8044 requires careful attention to board layout and component selection. Proper RF design techniques and low-pass parasitic component selection are necessary.
The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance path. The ground plane should be removed from the area near the input pins to reduce the stray capacitance.
Chip capacitors should be used for the supply bypassing. One end should be connected to the ground plane and the other within $1 / 8$ inch of each power pin. An additional large $(0.47 \mu \mathrm{~F}$ $-10 \mu \mathrm{~F}$ ) tantalum electrolytic capacitor should be connected in parallel, but not necessarily so close, to supply current for fast, large signal changes at the output.
The feedback resistor should be located close to the inverting input pin in order to keep the stray capacitance at this node to a minimum. Capacitance variations of less than 1 pF at the inverting input will significantly affect high speed performance.
Stripline design techniques should be used for long signal traces (greater than about 1 inch). These should be designed with a characteristic impedance of $50 \Omega$ or $75 \Omega$ and properly terminated at each end.

## OUTLINE DIMENSIONS

## 14-Lead Plastic Dual In-Line Package [PDIP] ( $\mathrm{N}-14$ )

Dimensions shown in inches and (millimeters)


CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

14-Lead Standard Small Outline Package [SOIC] Narrow Body
(R-14)
Dimensions shown in millimeters and (inches)


COMPLIANT TO JEDEC STANDARDS MS-012AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## Revision History

Location Page
8/04-Data Sheet changed from Rev. A to Rev. B
Changes to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Updated OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14


[^0]:    * This page was dynamically generated by Analog Devices, Inc. and inserted into this data sheet. Note: Dynamic changes to the content on this page does not constitute a change to the revision number of the product data sheet. This content may be frequently modified.

